Multistage interconnection networks in multiprocessor systems. A simulation study.
Qüestiió (1987)
- Volume: 11, Issue: 3, page 73-86
- ISSN: 0210-8054
Access Full Article
topAbstract
topHow to cite
topLópez de Buen, Víctor. "Multistage interconnection networks in multiprocessor systems. A simulation study.." Qüestiió 11.3 (1987): 73-86. <http://eudml.org/doc/40124>.
@article{LópezdeBuen1987,
abstract = {The principal modelling and simulation features of multistage interconnection networks operating in packet switching are discussed in this paper. The networks studied interconnect processors and memory modules in multiprocessor systems. Several methods are included to increase the bandwidth achievable with this kind of networks. Besides using network buffering, the possibility of having queues of requests at the memory modules is considered. Network conflicts can be reduced using a second network to return requests from memory modules. The connection of more than one processor or memory module to each of the multistage network input or output lines allows the interconnection of large multiprocessor systems using small multistage networks. This is implemented using a single shared bus connection. The effective bandwidth of these networks is compared to that of circuit switching multistage networks and Crossbar. Simulations results reflect an important improvement in network performance.},
author = {López de Buen, Víctor},
journal = {Qüestiió},
keywords = {Redes de interconexión; Modelos matemáticos; Simulación; interconnection networks; performance analysis; packet communication; multiprocessor systems; simulation},
language = {eng},
number = {3},
pages = {73-86},
title = {Multistage interconnection networks in multiprocessor systems. A simulation study.},
url = {http://eudml.org/doc/40124},
volume = {11},
year = {1987},
}
TY - JOUR
AU - López de Buen, Víctor
TI - Multistage interconnection networks in multiprocessor systems. A simulation study.
JO - Qüestiió
PY - 1987
VL - 11
IS - 3
SP - 73
EP - 86
AB - The principal modelling and simulation features of multistage interconnection networks operating in packet switching are discussed in this paper. The networks studied interconnect processors and memory modules in multiprocessor systems. Several methods are included to increase the bandwidth achievable with this kind of networks. Besides using network buffering, the possibility of having queues of requests at the memory modules is considered. Network conflicts can be reduced using a second network to return requests from memory modules. The connection of more than one processor or memory module to each of the multistage network input or output lines allows the interconnection of large multiprocessor systems using small multistage networks. This is implemented using a single shared bus connection. The effective bandwidth of these networks is compared to that of circuit switching multistage networks and Crossbar. Simulations results reflect an important improvement in network performance.
LA - eng
KW - Redes de interconexión; Modelos matemáticos; Simulación; interconnection networks; performance analysis; packet communication; multiprocessor systems; simulation
UR - http://eudml.org/doc/40124
ER -
NotesEmbed ?
topTo embed these notes on your page include the following JavaScript code on your page where you want the notes to appear.